# Application Note Connecting the MCF5307 to 168-Pin Unbuffered SDRAM DIMMs William R. Benner, Jr. Pangolin Laser Systems William Benner@msn.com 68K/ColdFire Applications Team Motorola, Inc. imaging@oakhill.sps.mot.com A special note of appreciation goes to William Benner, Jr. of Pangolin Laser Systems, the primary author of this application note. Mr. Benner is gracious enough to allow Motorola to share his experience and knowledge with other customers. This application note shows how to interchange various standard synchronous DRAM (SDRAM) dual-inline memory modules (DIMMs) in a ColdFire<sup>®</sup> MCF5307 design without re-routing the board. The MCF5307 integrates a Version 3 core with an 8-KByte unified cache, 4-KByte SRAM, an asynchronous/synchronous DRAM controller, and various other popular embedded peripherals. For further details on the MCF5307, refer to the MCF5307 Product Brief (MCF5307/D). ## 1.1 Intoduction As the demand for lower-cost, higher-performance embedded products increase, designers are discovering new techniques for lowering the price and complexity of their embedded board platforms. By integrating inexpensive, fast SDRAM devices on board designs, many embedded board manufacturers are realizing lower board costs. Due to their large volume This document contains information on a new product under development by Motorola. Motorola reserves the right to change or discontinue this product without notice. © Motorola, Inc., 1999. All rights reserved. use in standard PCs, SDRAM devices are currently the least expensive memory available, in addition to being one of the fastest memory types. These devices normally come packaged in handy, upgradable modules called DIMMs, which contain several SDRAM components on one or both sides of the memory card. Using the SDRAM controller, the MCF5307 can seamlessly interface to standard SDRAM components and DIMMs. Although the number of row, column, and bank select lines can vary from module to module, the multiplexing scheme in the MCF5307 is designed to support a large variety of SDRAM configurations. To extend this MCF5307 feature further, a PLD can be designed to interface to the MCF5307 SDRAM controller that allows the connection of a wide variety of SDRAM DIMMs having different row and column configurations. Thus, rather than hardwiring one specific SDRAM DIMM to a MCF5307 board design, SDRAM DIMMs with varying row and column combinations can be swapped without re-design. This document details a method of connecting the MCF5307 to single-sided DIMMs with 8, 9, 10, or 11 column address lines, 11, 12, or 13 row address lines, and up to 2 bank address lines using a PLD design. This design can support up to 512 MBytes of memory, which is compatible with the MCF5307's addressing capability. #### 1.1.1 Definitions Before the PLD design is presented, it is helpful to review some of the terminology that will be used in this document: - MCF5307 Memory Bank—This refers to any group of memories that are selected by one of the MCF5307 RAS[1:0] signals. Thus, the MCF5307 can support two SDRAM banks. Note that the RAS[1:0] signals interface to the chip-select signals (CS) on SDRAMs. - SDRAM Bank—This term is often used by SDRAM manufacturers to distinguish between the internal partitions, or banks, in a single SDRAM device. For example, one SDRAM component can have four internal SDRAM banks (that is, a 64-Mbit SDRAM is configured as 512K x 32 x 4 banks) Bank selection is controlled through the bank select pins on the SDRAM. - SDRAM—Synchronous dynamic random access memory. These operate similar to asynchronous DRAMs (ADRAMs) with the advantage of a synchronous clock, a pipelined multibank architecture, and faster speed. These memories also maintain high memory density. - DIMM—Dual inline memory module. DIMMs contain rows of SDRAM components on one or both sides of the memory card. This is not to be confused with the SDRAM row address lines, called \$\overline{SRAS}\$ signals. Note that in this application note all DIMMs mentioned in the design will be single-sided, since single-sided DIMMs contain two \$\overline{CS}\$ lines (in other words, two MCF5307 banks) that the MCF5307 can support. Double-sided DIMMs generally have four \$\overline{CS}\$ lines—two on one side of the memory card and two on the other. Because double—sided modules present greater load to the address and data lines of a processor, use of single-sided modules are preferred. - Table 1 shows a fairly complete list of the extensive DIMM configurations, along with their associated parameters. Note that modules can have the same capacity, but have different number of bank select lines, row and column address lines, depending on their organization. Table 1. Example SDRAM DIMMs | Capacity | # of Chips | Chip Organization | Chip Density | Row/Column/Bank Select<br>Address Lines | |-------------------------|------------|-------------------|--------------|------------------------------------------------------------| | 8 MBytes | 4 | 1 Mbits X 16 | 16 Mbits | 11 rows/8 columns/1 bank select <sup>1</sup> | | 16 MBytes | 8 | 2 Mbits X 8 | 16 Mbits | 11 rows/9 columns/1 bank select <sup>1</sup> | | 32 MBytes <sup>2</sup> | 16 | 4 Mbits X 4 | 16 Mbits | 11 rows/10 columns/1 bank select <sup>1</sup> | | 16 MBytes | 2 | 2 Mbits X 32 | 64 Mbits | 11 rows/8 columns/2 bank select <sup>3</sup> | | 32 MBytes | 4 | 4 Mbits X 16 | 64 Mbits | 12 rows <sup>2</sup> /8 columns/2 bank select <sup>3</sup> | | 64 MBytes | 8 | 8 Mbits X 8 | 64 Mbits | 12 rows/9 columns/2 bank select <sup>3</sup> | | 128 MBytes <sup>2</sup> | 16 | 16 Mbits X 4 | 64 Mbits | 12 rows/10 columns/2 bank select <sup>3</sup> | | 32 MBytes | 2 | 4 Mbits X 32 | 128 Mbits | 12 rows/8 columns/2 bank select <sup>3</sup> | | 64 MBytes | 4 | 8 Mbits X 16 | 128 Mbits | 12 rows/9 columns/2 bank select <sup>3</sup> | | 128 MBytes | 8 | 16 Mbits X 8 | 128 Mbits | 12 rows/10 columns/2 bank select <sup>3</sup> | | 256 MBytes <sup>2</sup> | 16 | 32 Mbits X 4 | 128 Mbits | 12 rows/11 columns/2 bank select <sup>3</sup> | | 64 MBytes | 2 | 8 Mbits X 32 | 256 Mbits | 13 rows/8 columns/2 bank select <sup>3</sup> | | 128 MBytes | 4 | 16 Mbits X 16 | 256 Mbits | 13 rows/9 columns/2 bank select <sup>3</sup> | | 256 MBytes | 8 | 32 Mbits X 8 | 256 Mbits | 13 rows/10 columns/2 bank select <sup>3</sup> | | 512 MBytes <sup>2</sup> | 16 | 64 Mbits X 4 | 256 Mbits | 13 rows/11 columns/2 bank select <sup>3</sup> | One bank select line selects between two banks within the SDRAM component. ## 1.2 Hardware Configuration Unlike ADRAM memory, SDRAM does not use a symmetrical multiplexed addressing scheme, one in which each address line on the DRAM device connects to two internal address lines—a row and column address. ADRAM memories interfacing to the MCF5307 can use a simple wiring scheme in which a single wire is added each time an ADRAM address bus grows by one bit, corresponding to one row address and one column address. With SDRAM, however, the lower 8 (or 9 or 10 or 11) address lines typically do connect internally to both row and column address lines, but higher address lines do not connect to column address lines. This is illustrated in Table 1, where the 8 MByte module has 8 column address lines, but 11 row address lines. The MCF5307 SDRAM controller was designed to interface to these asymmetrical SDRAMs seamlessly. Standard SDRAM component can be directly connected to the MCF5307 by following the easy connection chart found in the Asynchronous/Synchronous Operation Section of the MCF5307 User's Manual. Because the MCF5307 SDRAM controller can be continually re-programmed to support various SDRAM configurations, this advantage can be leveraged to create a helper MUX that can support swapping of these various SDRAMs in hardware. Denotes a double-sided module. The memory from only one side can be used due to the SDRAM controller only supporting two CS signals. <sup>&</sup>lt;sup>3</sup> Two bank select lines select between four banks within the SDRAM component. Because different density SDRAM devices have different asymmetries, a single direct connection scheme is not possible. An easy connection scheme for each specific module type can be derived by referring to Table 1 and the MCF5307 address multiplexing scheme in the asynchronous operation section of the MCF5307 User's Manual. Since there is some commonality with respect to the connection scheme of each module type, an in–between helper MUX can be conceived that interfaces between the MCF5307 and SDRAM DIMM. Table 2 and Table 3 depict the MCF5307 SDRAM controller to SDRAM connections 1 necessary for different SDRAMs. Table 2 lists the address line connections for various SDRAMs while Table 3 lists the required bank select interface. **Table 2. SDRAM Address Line Connections** | CF Address | Condition | SDRAM Address | Column Address | Row Address | |------------|-----------------------|---------------|------------------|-------------| | A15 | Always | A0 | A2 | A15 | | A14 | Always | A1 | A3 | A14 | | A13 | Always | A2 | A4 | A13 | | A12 | Always | А3 | A5 | A12 | | A11 | Always | A4 | A6 | A11 | | A10 | Always | A5 | A7 | A10 | | A9 | Always | A6 | A8 | A9 | | A17 | Always | A7 | A16 | A17 | | A18 | 8 columns | A8 | N/A <sup>1</sup> | A18 | | A19 | 9, 10 , or 11 columns | | A18 | A19 | | A19 | 8 columns | A9 | N/A | A19 | | A20 | 9 columns | | N/A | A20 | | A21 | 10 or 11 columns | | A20 | A21 | | A20 | 8 columns | A10 | N/A | A20 | | A21 | 9 columns | | N/A | A21 | | A22 | 10 columns | | N/A | A22 | | A23 | 11 columns | | A22 | A23 | | A21 | 8 columns A11 | | N/A | A21 | | A22 | 9 columns | | N/A | A22 | | A23 | 10 columns | | N/A | A23 | | A24 | 11 columns | | N/A | A24 | <sup>&</sup>lt;sup>1</sup>Note that although the data bus and other control connections to SDRAM are not necessary to these discussions or detailed in these tables, information on these hardware hookups can be found in the LAB5307 or SBC5307 schematics and the MCF5307 User's Manual at http://www.mot.com/ColdFire. Table 2. SDRAM Address Line Connections (Continued) | CF Address | Condition | SDRAM Address | Column Address | Row Address | |------------|------------|---------------|----------------|-------------| | A22 | 8 columns | A12 | N/A | A22 | | A23 | 9 columns | | N/A | A23 | | A24 | 10 columns | | N/A | A24 | | A25 | 11 columns | | N/A | A25 | | A23 | 8 columns | A13 | N/A | A23 | | A24 | 9 columns | | N/A | A24 | | A25 | 10 columns | | N/A | A25 | | A26 | 11 columns | | N/A | A26 | Note: N/A indicates that although a ColdFire address will be multiplexed during the column phase, this does not matter because the number of column lines on the device is satisfied by lower address lines. For example, if an 8 column SDRAM is used, the 8 column lines are satisfied by ColdFire address lines A9–A15 and A17. See the table above. **Table 3. SDRAM Bank-Select Line Connections** | CF Address | Condition | SDRAM Bank Select | |------------|------------------------------------------------------------------------------------|-------------------| | A21 | 8 columns, 11 rows (19 address lines) | BA0 | | A22 | 9 columns, 11 rows (20 address lines)<br>8 columns, 12 rows | | | A23 | 10 columns, 11 rows<br>9 columns, 12 rows (21 address lines)<br>8 columns, 13 rows | | | A24 | 10 columns, 12 rows (22 address lines)<br>9 columns, 13 rows | | | A25 | 11 columns, 12 rows (23 address lines)<br>10 columns, 13 rows | | | A26 | 11 columns, 13 rows (24 address lines) | | | A22 | 8 columns, 11 rows (19 address lines) BA1 | | | A23 | 9 columns, 11 rows (20 address lines)<br>8 columns, 12 rows | | | A24 | 10 columns, 11 rows<br>9 columns, 12 rows (21 address lines)<br>8 columns, 13 rows | | | A25 | 10 columns, 12 rows (22 address lines)<br>9 columns, 13 rows | | | A26 | 11 columns, 12 rows (23 address lines)<br>10 columns, 13 rows | | | A27 | 11 columns, 13 rows (24 address lines) | | An example of a 2 Mbit x 32-bit x 4 bank (8 MByte) SDRAM using Table 2 and Table 3 is shown in Table 4. Table 4. 2-Mbit x 32-bit x 4 bank SDRAM Connection to MCF5307 | SDRAM Pins | |------------| | A0 | | A1 | | A2 | | А3 | | A4 | | A5 | | A6 | | A7 | | A8 | | A9 | | A10 | | BA0 | | BA1 | | | #### 1.2.1 Helper MUX Design By organizing the MCF5307 SDRAM controller hardware connection information in Table 2 and Table 3, the configuration of the helper MUX inputs/outputs and multiplex selects can be devised. One possible pin configuration for interfacing to a standard 168-pin unbuffered SDRAM DIMM is shown in Figure 1, however this same concept can be carried over to other PLD and pin configurations. This MUX configuration is implemented in a single PLD device that has a low cost and profile, minimal propagation delay, and matches the drive capability of the MCF5307. This example uses a 3.3-volt Lattice ispGAL22LV10K, which has almost identical output characteristics to the MCF5307 and only presents a 5 nS max. propagation delay. This PLD also is available in an SSOP package. | i i | | | i | |-----------|------------|--------|-----------------| | 1 | TCK | VDD | 28 | | M3 2 | CLK/I0 | I/O\Q9 | 27 SDRAM A13 | | M2 —— 3 | <b>I</b> 1 | I/O\Q8 | 26 SDRAM A12 | | M1 —— 4 | 12 | I/O\Q7 | 25 —— SDRAM BA1 | | M0 —— 5 | 13 | I/O\Q6 | 24 SDRAM A8 | | A26 —— 6 | 14 | I/O\A5 | 23 SDRAM A11 | | A25 —— 7 | 15 | TDO | 22 | | 8 | TMS | I/O\Q4 | 21 SDRAM A10 | | A24 —— 9 | 16 | I/O\Q3 | 20 —— SDRAM BA0 | | A23 —— 10 | 17 | I/O\Q2 | 19 SDRAM A9 | | A22 —— 11 | 18 | I/O\Q1 | 18 —— (spare) | | A21 —— 12 | 19 | I/O\Q0 | 17 —— A19 | | A20 —— 13 | I10 | l11 | 16 —— A18 | | 14 | GND | TDI | 15 | | | | | | Figure 1. Pin Configuration for ispGAL22LV10K Interface to Standard 168-pin SDRAM DIMM The M[3:0] lines represent the MUX select configuration mapped from Table 2 and Table 3. A recommended encoding of M[3:0] is shown in Table 5. These signals can be driven by spare parallel port lines on the MCF5307. Table 5. MUX Select M[3:0] Encoding | M[3:0] MUX Inputs | Corresponding Configuration | | | |-------------------|-----------------------------|----|-----------------------------------------------------------| | 0000 | 8 columns, 11 rows | == | 8 MBytes (16 Mbit) or 16 MBytes (64 Mbits) | | 0001 | 9 columns, 11 rows | == | 16 MBytes (16 Mbits or 64 Mbits) | | 0010 | 10 columns, 11 rows | == | 32 MBytes (16 Mbits or 64 Mbits) | | 0011 | 8 columns, 12 rows | == | 16 MBytes (64 Mbits) or 32 MBytes (64 Mbits or 128 Mbits) | | 0100 | 9 columns, 12 rows | == | 64 MBytes (64 Mbits or 128 Mbits) | | 0101 | 10 columns, 12 rows | == | 128 MBytes (64 Mbits or 128 Mbits) | | 0110 | 11 columns, 12 rows | == | 256 MBytes (128 Mbits double sided) | | 0111 | 8 columns, 13 rows | == | 32 MBytes (64 Mbits) or 64 MBytes (256 Mbits) | | 1000 | 9 columns, 13 rows | == | 64 MBytes (64 Mbits) or 128 MBytes (256 Mbits) | | 1001 | 10 columns, 13 rows | == | 128 MBytes (64 Mbits) or 256 MBytes (256 Mbits) | | 1010 | 11 columns, 13 rows | == | 512 MBytes (256 Mbits double sided) | | 1011–1111 | | | Reserved | #### 1.2.2 Helper MUX Implementation An in-system programmable device was chosen for the helper MUX implementation because it can easily be reconfigured while on the board. The ispGAL22v10 has a 500 gate density, which easily fits the required logic for the helper MUX. Using Lattice Semiconductor's freeware package "ispEXPERT<sup>TM</sup> System Starter Kit," the ispGAL was programmed in ABEL-HDL. For more information on obtaining the starter kit please refer to http://www.lattice.com/ftp/ispstarter.html. Both the ABEL-HDL and PLD equation files for the helper MUX pictured in Figure 1 can be found at the end of this application note in section 1.6 on page 11 and section 1.7 on page 16. #### 1.2.3 Helper MUX Initialization Once implemented in a system, the helper MUX in Figure 1 can be used to interface to various 168-pin SDRAM DIMMs by initializing the MUX select pins M[3:0] to the proper SDRAM configuration. SDRAM configuration information can be read at boot time through a serial presence detect (SPD) EEPROM on the SDRAM DIMM. This EEPROM contains data about the number of rows, columns, banks, access times, etc. of the DIMM. The SPD portion of this module is accessed on pins 82 and 83 of a 168-pin DIMM and can be connected to the SDA and SCL pins of the MCF5307, respectively. Information can be read from the SPD by using these I<sup>2</sup>C pins on the MCF5307 to determine the configuration of the memory. This information should be read at boot time and it should be used to initialize the M[3:0] lines on the helper PLD, as well as the internal MCF5307 SDRAM configuration registers. Information on the MCF5307 SDRAM Controller initialization sequence can be found in the Motorola application note AN1766/D. The specification for the Intel<sup>®</sup> PC100 can be found at http://developer.intel.com/design/chipsets/memory/sdram.htm. # 1.3 System Design Besides interfacing the helper MUX to the MCF5307, other board design requirements must be met to allow for the swapping of various DIMMs. One consideration is the number of clock inputs. Some 168-pin SDRAM DIMMs only require a single clock input on CLK0 (pin 42). Other DIMMs require two clocks on either CLK0 (pin 42) and CLK1 (pin 125) or on CLK0 (pin 42) and CLK2 (pin 79). Yet others require four clocks; CLK0 (pin 42), CLK1 (pin 125), CLK2 (pin 79), and CLK3 (pin 163). Thus, a clock driver with at least four outputs is recommended in the board design to satisfy the requirements of a four-clock input DIMM. DIMMs have on-board termination for unused clock inputs. Use of zero-delay PLL-type clock driver, such as the Cypress Semiconductor CY2305, CY2308, or CY2309 is highly recommended. The next consideration is the connection to the DIMM chip-select lines that control the module. For single-sided or double-sided 168-pin DIMMs, the MCF5307 $\overline{R}ASO$ should be connected to $\overline{CSO}$ (pin 30) of the module and $\overline{R}ASO$ should be connected to $\overline{CSO}$ (pin 45) of the module. The remaining module chip-select lines— $\overline{CSO}$ (pin 114) and $\overline{CSO}$ (pin 129) should be connected to the 3.3-volt DIMM power-supply through pull-up resistors. This ensures that chips on the back side of double-sided modules remain deselected (i.e., inactive) and prevents any possible contention on the data bus. Because the back side of the DIMM is not being used in this design, its clock select line should also be disabled. A 168-pin DIMM has two clock enable lines for each side of the DIMM, CKE0 (pin 128) and CKE1 (pin 63), which activate a low-power/self-refresh mode of an SDRAM. It is recommended that the CKE1 control line be left floating, while the CKE0 pin is connected to the SCKE pin of the MCF5307. The CKE1 line controls the clock select line on the back side of DIMMs, and has a 10 K Ohm pull-up resistor on the module itself. # 1.4 Timing Analysis To ensure the helper MUX did not interfere with the timing requirements of a standard SDRAM, a timing analysis was done based on the following design assumptions: - BCLKO frequency—45 MHz (22 nS period) BCLKO/ 90 MHz core clock - Clock Driver Delay—0 nS - EDGESEL Connection—Tied high through a pull–up - Data Bus Connection—Connected directly to the SDRAM DIMM with no buffer in between - Address Bus Connection—Connected directly through the MUX to the SDRAM DIMM with no buffer in between - SDRAM Control Signal Connections—Connected to SDRAM DIMM through a 22 $\Omega$ resistor - BCLKO Rising to Valid Output—The MCF5307 output signals are guaranteed to be valid a maximum of 11 nS after BCLKO is clocked high (parameter B10<sup>1</sup>) - SDRAM Input Setup Time—3 nS for PC66 memory and 2 nS for PC100 memory per Intel<sup>®</sup> PC SDRAM specification - SDRAM Input Hold Time—1.5 nS for PC66 memory and 1.0 nS for PC100 memory per Intel® PC SDRAM specification Thus the MCF5307 to SDRAM Setup Time can be found by the calculation below: ``` 22nS (Bus Frequency) -11nS (BCLKO to Valid Output time) - 3nS (PCDRAM setup time) = 8nS timing margin - 5nS MUX PLD max. propagation delay = 3nS worst case timing margin ``` This indicates that even at the worst case, there is enough margin for the MCF5307 signals to reach a PC66 SDRAM while using the helper MUX. ## 1.4.1 Write Bus Cycle A write bus cycle was also evaluated as valid since the published hold time to BCLKO for the MCF5307 is 2.0 nS (Parameter B11) and the input hold time for a PC66 memory is 1.5 nS, leaving 0.5 nS as timing margin. #### 1.4.2 Read Bus Cycle Read cycles also meet timing margins for setup and hold times to the MCF5307. For SDRAM to MCF5307 setup time, the following calculation was used: ``` 22 nS (BCLKO period) -10 nS (Clock to valid data for PC66 memory) // This is 7 nS for PC100 memory - 5.5 nS (Valid input to BCLKO falling - setup time (parameter B1)) = 6.5nS timing margin ``` <sup>&</sup>lt;sup>1</sup>This corresponds to the parameter value found in the Electrical Specification Section of the MCF5307 User's Manual For SDRAM to MCF5307 hold time the following calculation was used: ``` 3 nS (Output hold time for PC66 and PC100 memory)- 2 nS (Input hold time for MCF5307) (Parameter B4)= 1 nS timing margin ``` Thus, this analysis indicates all timing has adequate margin, even for PC66 memory, as long as a zero-delay clock driver is used. Although this timing analysis example is for a PC66 memory, there are no timing violations when using PC100 memory either. # 1.5 Timing Considerations for Older OH55J Mask The timing analysis reviewed in the previous section applies to the most recent MCF5307 mask, the 00J20C. For those using the 0H55J mask of the MCF5307, the output hold time (parameter B11, and parameter B11a), have different values from the 0H55J mask. Specifically, the output hold time for address, data and normal bus control signals is 0.0 nS, and for DRAM control lines such as $\overline{RAS}$ and $\overline{CAS}$ , the hold time is -1.0 nS. Thus, for write cycles, the subtracting a 1.5 nS PC66 input hold time from a -1.5 nS MCF5307 output hold time results in a -3 nS timing margin for SDRAM signals (-2.5 nS for PC100 memory). In other words, there is insufficient hold time. The proposed solution is to use a clock driver that can provide a 1.0 nS negative propagation delay. This is actually possible with the zero-delay buffers from Cypress. The reference output can be loaded with a 20 pF capacitor, yielding a positive setup time in advance of the clock output. The following is the resultant analysis for all important times. #### • MCF5307-to-SDRAM setup time: ``` 22 nS (Bus Frequency) -11 nS (BCLKO to Valid Output time) - 2 nS (PC100 Memory Setup time) - 1 nS (Clock Driver Advance) = 8 nS timing margin - 5 nS MUX PLD max. propagation delay = 3 nS worst case timing margin ``` #### • MCF5307-to-SDRAM hold time for writes: ``` 1 nS (worst case Output hold time MCF5307 for SDRAM controls) + 1 nS (advance from clock driver) + 1 nS (1 nS skew from termination resistors - 1 nS (input hold time for PC100 Memory) = 0 nS timing margin ``` The OH55J mask set MCF5307 Errata published hold time from clock rising edge is 0.0 nS (Parameter B11) for normal signals and –1.0 nS for SDRAM control signals. Given the additional 1 nS advance on the clock with the loaded reference signal, this leaves a 1.0 nS hold time for normal signals and 0.0 nS for control signals. However, SDRAM control signals are routed through 22 Ohm series termination resistors, before hitting their nominal 50 pF SDRAM input load. This would skew these signals by at least 1.0 nS. Because 1.0 nS is required for PC100 memory, this leaves 0.0 nS timing margin, an adequate outcome. • SDRAM-to-MCF5307 setup time for reads: ``` 22 nS (BCLKO period) - 7 nS (Clock to valid data for PC100 memory) // This is 10 nS for PC66 memory + 1 nS (advance from clock driver) - 5.5 nS (Valid input to BCLKO falling - setup time (parameter B1)) = 10.5 nS timing margin ``` • For the SDRAM-to-MCF5307 hold time: ``` 3 nS (Output hold time for PC66 and PC100 memory) -2 nS (Input hold time for MCF5307) (parameter B4) -1 nS (advance from clock) = 0 nS timing margin ``` Taking into account the 1 nS clock advance with 2 nS required for the MCF5307, the 3 nS hold time of the SDRAM leaves 0 nS timing margin. Hold times are probably less critical because trace impedances and capacitances on the board will tend to extend these hold times. In conclusion, using a zero-delay buffer in the negative one nanosecond model works with PC100 memory, assuming that the MCF5307 from the 0H55J mask set is used. ## 1.6 ABEL Code The following is the ABEL code file for the helper MUX for interfacing between a MCF5307 and standard 168-pin unbuffered SDRAM: ``` ;" constants" C,P,X,Z,H,L = .C.,.P.,.X.,.Z.,1,0; MΟ PIN 3; "Mux Input (0) М1 "Mux Input (1) PIN 4; M2 PIN 5; "Mux Input (2) "Mux Input (3) М3 PIN 6; CA18 PIN "Input - ColdFire driven address (18) 2; CA19 PIN 7; "Input - ColdFire driven address (19) CA20 9; "Input - ColdFire driven address (20) PIN CA21 PIN 10; "Input - ColdFire driven address (21) CA22 PIN 11; "Input - ColdFire driven address (22) CA23 12; "Input - ColdFire driven address (23) PIN CA24 PIN 13; "Input - ColdFire driven address (24) CA25 "Input - ColdFire driven address (25) PIN 16; CA26 PIN 23; "Input - ColdFire driven address (26) CA27 "Input - ColdFire driven address (27) PIN 21; "Output - SDRAM input address (A8) SA8 PIN 24; SA9 PIN 19; "Output - SDRAM input address (A9) SA10 PIN 25; "Output - SDRAM input address (A10) SA11 PIN 17; "Output - SDRAM input address (All) "Output - SDRAM input address (A12) SA12 PIN 27; SA13 PIN 20; "Output - SDRAM input address (A13) "Output - SDRAM input address (BA0) BA0 PIN 18; BA1 PIN 26; "Output - SDRAM input address (BA1) select = [M3,M2,M1,M0]; ; "********* ; " Lattice attributes ; "********* "pLSI property 'CLK XCLK0 CLK0 '; "pLSI property 'CLK CLK8MHZ SLOWCLK '; pLSI property 'ISP ON'; pLSI property 'PULLUP ON'; ``` ``` pLSI property 'Y1_AS_RESET OFF'; equations ; "COMBINATORIAL Logic Only" when (select == 0) then {SA8=CA18; SA9=CA19; SA10=CA20; BA0=CA21; BA1=CA22; } when (select == 1) then {SA8=CA19; SA9=CA20; SA10=CA21; BA0=CA22; BA1=CA23; } when (select == 2) then {SA8=CA19; SA9=CA21; SA10=CA22; BA0=CA23; BA1=CA24; } when (select == 3) then {SA8=CA18; SA9=CA19; SA10=CA20; SA11=CA21; BA0=CA22; BA1=CA23; ``` ``` } when (select == 4) then { SA8=CA19; SA9=CA20; SA10=CA21; SA11=CA22; BA0=CA23; BA1=CA24; } when (select == 5) then { SA8=CA19; SA9=CA21; SA10=CA22; SA11=CA23; BA0=CA24; BA1=CA25; } when (select == 6) then { SA8=CA19; SA9=CA21; SA10=CA23; SA11=CA24; BA0=CA25; BA1=CA26; } when (select == 7) then {SA8=CA18; SA9=CA19; SA10=CA20; SA11=CA21; SA12=CA22; BA0=CA23; BA1=CA24; } ``` ``` when (select == 8) then {SA8=CA19; SA9=CA20; SA10=CA21; SA11=CA22; SA12=CA23; BA0=CA24; BA1=CA25; } when (select == 9) then {SA8=CA19; SA9=CA21; SA10=CA22; SA11=CA23; SA12=CA24; BA0=CA25; BA1=CA26; } when (select == ^hOA) then {SA8=CA19; SA9=CA21; SA10=CA23; SA11=CA24; SA12=CA25; BA0=CA26; BA1=CA27; } " Test Vector Section" test_vectors 'M0, M1, M2, M3 Test Vector' ([M3, M2, M1, M0, CA18, CA19, CA20, CA21, CA22, CA23, CA24, CA25, CA26, CA27]- >[SA8, SA9, SA10, SA11, SA12, BA0, BA1]) [0,0,0,0,1,0,1,0,1,0,1,0] \rightarrow [X,X,X,X,X,X,X,X]; [0,0,0,1,1,0,1,0,1,0,1,0] \rightarrow [X,X,X,X,X,X,X,X]; ``` ``` [0,0,1,0,1,0,1,0,1,0,1,0]->[X,X,X,X,X,X,X]; [0,0,1,1,1,0,1,0,1,0,1,0]->[X,X,X,X,X,X,X,X]; [0,1,0,0,1,0,1,0,1,0,1,0]->[X,X,X,X,X,X,X,X]; [0,1,0,1,1,0,1,0,1,0,1,0]->[X,X,X,X,X,X,X,X]; [0,1,1,0,1,0,1,0,1,0,1,0]->[X,X,X,X,X,X,X]; [0,1,1,1,1,0,1,0,1,0,1,0]->[X,X,X,X,X,X,X]; [1,0,0,0,1,0,1,0,1,0,1,0]->[X,X,X,X,X,X,X]; ``` end # 1.7 PAL Equations The following code represents the PAL equations generated by compiling the PAL ABEL-HDL files using Lattice Semiconductor's freeware package "ispEXPERT<sup>(TM)</sup> System Starter Kit": ``` SA8 = ( CA18 & M0 & M1 & !M3 CA18 & !M0 & !M1 & !M2 & !M3 MO & !M1 & !M2 & CA19 !MO & !M2 & M3 & CA19 !MO & M1 & !M3 & CA19 !M1 & M2 & !M3 & CA19 ); SA9 = ( M0 & M1 & !M3 & CA19 # !MO & !M1 & !M2 & !M3 & CA19 !M0 & !M1 & !M2 & M3 & CA20 !M0 & !M1 & M2 & !M3 & CA20 MO & !M1 & !M2 & !M3 & CA20 # !M0 & M1 & !M2 & CA21 MO & !M1 & !M2 & M3 & CA21 !MO & M1 & !M3 & CA21 MO & !M1 & M2 & !M3 & CA21 ); SA10 = ( M0 & M1 & !M3 & CA20 !MO & !M1 & !M2 & !M3 & CA20 !MO & !M1 & !M2 & M3 & CA21 !MO & !M1 & M2 & !M3 & CA21 # MO & !M1 & !M2 & !M3 & CA21 MO & !M1 & !M2 & M3 & CA22 MO & !M1 & M2 & !M3 & CA22 !MO & M1 & !M2 & !M3 & CA22 !MO & M1 & !M2 & M3 & CA23 !MO & M1 & M2 & !M3 & CA23 ); SA11 = ( M0 & M1 & !M3 & CA21 !MO & !M1 & !M2 & M3 & CA22 !MO & !M1 & M2 & !M3 & CA22 MO & !M1 & !M2 & M3 & CA23 MO & !M1 & M2 & !M3 & CA23 # !MO & M1 & !M2 & M3 & CA24 ``` !MO & M1 & M2 & !M3 & CA24 ); ``` SA12 = ( M0 & M1 & M2 & !M3 & CA22 !MO & !M1 & !M2 & M3 & CA23 MO & !M1 & !M2 & M3 & CA24 !MO & M1 & !M2 & M3 & CA25 ); BA0 = ( !M0 & !M1 & !M2 & !M3 & CA21 MO & !M2 & !M3 & CA22 MO & M1 & M2 & !M3 & CA23 !MO & !M1 & M2 & !M3 & CA23 # !MO & M1 & !M2 & !M3 & CA23 !MO & !M1 & !M2 & M3 & CA24 MO & !M1 & M2 & !M3 & CA24 MO & !M1 & !M2 & M3 & CA25 !MO & M1 & M2 & !M3 & CA25 !MO & M1 & !M2 & M3 & CA26 ); BA1 = ( !M0 & !M1 & !M2 & !M3 & CA22 MO & !M2 & !M3 & CA23 MO & M1 & M2 & !M3 & CA24 !MO & !M1 & M2 & !M3 & CA24 !MO & M1 & !M2 & !M3 & CA24 !MO & !M1 & !M2 & M3 & CA25 MO & !M1 & M2 & !M3 & CA25 MO & !M1 & !M2 & M3 & CA26 !MO & M1 & M2 & !M3 & CA26 ``` !MO & M1 & !M2 & M3 & CA27 ); Mfax is a trademark and Coldfire is a registered trademark of Motorola, Inc. ispEXPERT is a trademark of Lattice Semiconductor. Intel is a registered trademark of Intel Corporation. Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and (A) are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. #### Motorola Literature Distribution Centers: **USA/EUROPE:** Motorola Literature Distribution; P.O. Box 5405; Denver, Colorado 80217; Tel.: 1-800-441-2447 or 1-303-675-2140; World Wide Web Address: http://ldc.nmd.com/ JAPAN: Nippon Motorola Ltd SPD, Strategic Planning Office 4-32-1, Nishi-Gotanda Shinagawa-ku, Tokyo 141, Japan Tel.: 81-3-5487-8488 ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd Silicon Harbour Centre 2, Dai King Street Tai Po Industrial Estate Tai Po, New Territories, Hong Kong Mfax™: RMFAX0@email.sps.mot.com; TOUCHTONE 1-602-244-6609; US & Canada ONLY (800) 774-1848; World Wide Web Address: http://sps.motorola.com/mfax INTERNET: http://motorola.com/sps Technical Information: Motorola Inc. SPS Customer Support Center 1-800-521-6274; electronic mail address: crc@wmkmail.sps.mot.com. Document Comments: FAX (512) 895-2638, Attn: RISC Applications Engineering. World Wide Web Addresses: http://www.motorola.com/PowerPC http://www.motorola.com/netcomm http://www.motorola.com/netcomm http://www.motorola.com/HPESD